

# Intel<sup>®</sup> Acceleration Stack for Intel<sup>®</sup> Xeon<sup>®</sup> CPU with FPGAs Version 1.1 Release Notes

# Intel FPGA Programmable Acceleration Card N3000

Updated for  $Intel^{\$}$  Acceleration Stack for  $Intel^{\$}$  Xeon<sup>\$</sup> CPU with FPGAs: **1.1** 



# intel.

# Contents

| Notice                                                                                            | 3  |
|---------------------------------------------------------------------------------------------------|----|
| Intel Acceleration Stack for Intel Xeon CPU with FPGAs Version 1.1 Release Notes                  | 4  |
| Minimum Requirements                                                                              | 4  |
| Supported Features                                                                                | 4  |
| Intel Acceleration Stack v1.1 for Intel FPGA PAC N3000 Reference Table                            | 5  |
| Known Issues                                                                                      | 6  |
| Component Information                                                                             | 9  |
| Broadcom* PEX8747 PCIe Switch                                                                     | 9  |
| Intel Ethernet Controller XL710                                                                   | 9  |
| Supported Software                                                                                | 10 |
| Data Plane Development Kit (DPDK)                                                                 | 10 |
| Intel Network Adapter Drivers                                                                     | 10 |
| Revision History for Intel Acceleration Stack for Intel Xeon CPU with FPGAs v1.1<br>Release Notes | 11 |
| Appendix: Intel Provided FPGA Factory Image Packet Drop                                           | 12 |





# Notice

Please note that the Intel<sup>®</sup> Acceleration Stack for Intel Xeon<sup>®</sup> CPU with FPGAs **DOES NOT** include mitigations for the exploits known as Spectre (CVE-2017-5753, CVE-2017-5715) and Meltdown (CVE-2017-5754). These exploits require that malware runs locally on the system, which is not normally possible in a closed environment where the system's software is centrally controlled. Intel does not recommend that an un-mitigated version of the Intel Acceleration Stack for Intel Xeon CPU with FPGAs be used in an environment that is not a closed system environment.

Intel Corporation. All rights reserved. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. \*Other names and brands may be claimed as the property of others.

ISO 9001:2015 Registered



# **Intel Acceleration Stack for Intel Xeon CPU with FPGAs** Version 1.1 Release Notes

This document provides up-to-date information about the Intel Acceleration Stack for Intel Xeon CPU with FPGAs version 1.1 for the Intel FPGA Programmable Acceleration Card N3000.

#### **Related Information**

Intel Acceleration Stack: Getting Started Webpage

#### **Minimum Requirements**

The minimum requirements for the Intel FPGA PAC N3000 must include:

- Intel Xeon Scalable processor
- A PCI Express\* x16 Slot
- 48 GB of free memory (Intel Quartus<sup>®</sup> Prime Pro Edition software requires at least 48 GB for compiling a design targeting an Intel Arria<sup>®</sup> 10 FPGA device)
- Operating System:
  - Red Hat\* Enterprise Linux\* (RHEL) version 7.6 kernel 3.10
  - CentOS Linux version 7.6 kernel 3.10 or 4.19
- PACsign requires Python 3.6

## **Supported Features**

#### Table 1. Features of the Intel Acceleration Stack v1.1 for Intel FPGA PAC N3000

| Feature        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Configurations | <ul> <li>2x2x25 GbE</li> <li>4x25 GbE</li> <li>8x10 GbE</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| OPAE           | <ul> <li>FPGA enumeration</li> <li>FME device access</li> <li>AFU device access</li> <li>FPGA memory-mapped I/O (MMIO) register access</li> <li>Access Intel MAX<sup>®</sup> 10 board management controller (BMC) over SPI bus</li> <li>Voltage and power monitoring through OPAE commands</li> <li>Ventory test over DMA</li> <li>Network loopback (NLB) test</li> <li>Graceful shutdown support using the fpgad tool</li> <li>SEU detection</li> <li>Data Plane Development Kit (DPDK) support</li> </ul> |
|                | Data Plane Development Kit (DPDK) support     continued                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Intel Corporation. All rights reserved. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. \*Other names and brands may be claimed as the property of others.



| Feature                                     | Description                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Runtime and Development Installers          | Enables easy installation of the release package for Intel FPGA PAC N3000                                                                                                                                                                                                                                                                   |
| Security                                    | <ul> <li>Intel MAX 10 Root-of-Trust Implementation</li> <li>Support for Intel MAX 10 BMC firmware, Intel MAX 10 FPGA images and FPGA static region user image signing</li> <li>New OPAE security tools:</li> </ul>                                                                                                                          |
|                                             | <ul> <li>FPGA one-time secure update (fpgaotsu): Upgrades from unsecured<br/>MAX10 to a secured MAX10</li> </ul>                                                                                                                                                                                                                            |
|                                             | <ul> <li>FPGA secure update (fpgasupdate): Remotely updates bitstreams<br/>securely. fpgasupdate replaces fpgaflash.</li> </ul>                                                                                                                                                                                                             |
|                                             | <ul> <li>Super-RSU (super-rsu): Supports v1.1 package updates (Intel MAX<br/>10 BMC firmware and FPGA image).</li> </ul>                                                                                                                                                                                                                    |
|                                             | <ul> <li>PACSign: Enables signing of bitstreams. To use this tool, you must<br/>have the capability to generate a public/private key pair and your<br/>hardware security module (HSM) must support a Public-Key<br/>Cryptography Standards (PKCS)#11 compatible application<br/>programming interface (API) to the PACSign tool.</li> </ul> |
| Programmable Forward Error Correcting (FEC) | Allows you to program the C827 Re-timers with Reed Solomon FEC (IEEE 802.3 Clause 108), Fire Code FEC (IEEE 802.3 Clause 74), or no-FEC for 25 GbE interfaces.                                                                                                                                                                              |

# **Intel Acceleration Stack v1.1 for Intel FPGA PAC N3000 Reference Table**

The following table provides key firmware (FW) versions for this release. To identify the current firmware version in your Intel FPGA PAC N3000, use the OPAE command: fpgainfo fme.

*Note:* Only install OPAE tools and drivers that correspond to your specific software package.

#### Table 2.Reference Table

| Design<br>Configuration | PR Interface ID                      | Bitstream ID     | Intel MAX 10<br>NIOS FW | Intel MAX 10<br>Build |
|-------------------------|--------------------------------------|------------------|-------------------------|-----------------------|
| 2x2x25 GbE              | a5d72a3c-c8b0-4939-912c-f715e5dc10ca | 0x2300041001030F | D.2.0.19                | D.2.0.6               |
| 4x25 GbE                | f3c99413-5081-4aadbced-07eb84a6d0bb  | 0x2300011001030F | D.2.0.19                | D.2.0.6               |
| 8x10 GbE                | 901dd697-ca79-4b05-b843-8138cefa2846 | 0x2300001001030F | D.2.0.19                | D.2.0.6               |





# **Known Issues**

#### Table 3. Known Issues in Intel Acceleration Stack v1.1 for Intel FPGA PAC N3000

| Known Issue                                                                                                                                                                                                            | Details                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| fpgainfo mac command does not report correct MAC<br>address.<br>This issue only applies to Intel FPGA PAC N3000 that is<br>pre-production and has been upgraded to the Intel<br>Acceleration Stack production version. | <ul> <li>fpgainfo mac reports FFFFFFF instead of correct MAC address as a card serial number.</li> <li>Workaround: You can obtain the source MAC address using the following command:</li> </ul>                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                        | <pre>\$ ip link show <xl710 interface="" name=""> For example:</xl710></pre>                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                        | ŝ ip link show p4p]                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                        | <pre>92: p4p1: <broadcast,multicast,up,lower_up> mtu 1500 qdisc mq state UP mode DEFAULT group default qlen 1000 link/ether 64:4c:36:11:07:30 brd ff:ff:ff:ff:ff:ff</broadcast,multicast,up,lower_up></pre>                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                        | <ul> <li>Status: This limitation is fixed in the production version of<br/>the Intel FPGA PAC N3000.</li> </ul>                                                                                                                                                                                                                                                                                                                           |
| DDR4 accesses with a burstcount of 64 are not supported.                                                                                                                                                               | <ul> <li>Burstcounts of 1, 2, 4, 8, 16 and 32 are supported.</li> <li>Workaround: None.</li> <li>Status: No planned fix.</li> </ul>                                                                                                                                                                                                                                                                                                       |
| False errors are reported when installing a configuration                                                                                                                                                              | You may appointer an error similar to this 2222E ChE                                                                                                                                                                                                                                                                                                                                                                                      |
| package.                                                                                                                                                                                                               | <ul> <li>report when installing configuration packages:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                        | error running: ['yum', 'info', 'opae-one-time-update-<br>n3000-25G.noarch']<br>error running: ['yum', 'info', 'opae-super-rsu-<br>n3000-2x2x25G.noarch']                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                        | You can ignore these errors.                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                        | <ul><li>Workaround: None.</li><li>Status: No planned fix.</li></ul>                                                                                                                                                                                                                                                                                                                                                                       |
| Intel provided factory FPGA images may incur packet loss<br>in FPGA when all ports are active and the packet size is<br>not a multiple of 64.                                                                          | <ul> <li>The provided FPGA factory images are intended to<br/>demonstrate all interfaces. The internal clock rate is not set<br/>for dropless packet transfer for all packet sizes. For more<br/>details on expected packet drop measurements for the<br/>baseline images, refer to Appendix: Intel Provided FPGA<br/>Factory Image Packet Drop on page 12.</li> <li>Workaround: While using an aggregated internal packet bus</li> </ul> |
|                                                                                                                                                                                                                        | <ul> <li>for your Intel FPGA PAC N3000 design, set the clock rate to 285 MHz to have no packet drops for all packet sizes. The disaggregated and lightweight packet bus implementation options do not have this issue.</li> <li>Status: No planned fix.</li> </ul>                                                                                                                                                                        |
| fpgainfo bmc may not return QSFP Supply Voltage if<br>your QSFP module does not support supply voltage<br>registers.                                                                                                   | <ul> <li>The Intel MAX 10 BMC obtains the QSFP module voltage<br/>sensor value from the Supply Voltage registers beginning at<br/>offset 26, as listed in the Free Side Monitoring Values, Table<br/>6-7, of the SFF-8636 Specification for Management<br/>Interface for 4-lane Modules and Cables, rev 2.10a.</li> </ul>                                                                                                                 |
|                                                                                                                                                                                                                        | • Workaround: If your QSFP module does not support this register, please disregard the value returned by the Intel MAX 10 BMC when using the fpgainfo bmc command.                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                        | Status: No planned fix.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OPAE fpgastats DEMUX_CDC_FIFO CNTR counts do not count correctly for 25G.                                                                                                                                              | <ul> <li>Software dependent accurate counts may be impacted by this issue.</li> <li>Workaround: None</li> </ul>                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                        | Status: This limitation is fixed in Software Update 2 and<br>Software Update 3 for the Intel Acceleration Stack for the<br>Intel FPGA PAC N3000.                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                        | continued                                                                                                                                                                                                                                                                                                                                                                                                                                 |



| Known Issue                                                                                                                                                                                                                                                                                                                                                | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4K to 2MB huge page allocations requests may be<br>satisfied by 1GB pool Linux memory allocation even if<br>you have reserved 2MB buffers and 1GB buffers.                                                                                                                                                                                                 | <ul> <li>An inefficient use of memory allocation can occur when a 2MB or less huge page allocation request is assigned to the 1GB buffer.</li> <li>Workaround: None</li> <li>Status: This limitation is fixed in Software Update 2 and Software Update 3 for the Intel Acceleration Stack for the Intel FPGA PAC N3000.</li> </ul>                                                                                                                                                                                         |
| fpgainfo bmc reports the QSFPs as QSFP0 and QSFP1 instead of QSFP A and QSFP B.                                                                                                                                                                                                                                                                            | <ul> <li>QSFP0 Supply Voltage and QSFP0 Temperature are QSFP A<br/>Supply Voltage and QSFP A Temperature, respectively.<br/>QSFP1 Supply Voltage and QSFP1 Temperature are QSFP B<br/>Supply Voltage and QSFP B Temperature, respectively.</li> <li>Status: This limitation is fixed in Software Update 2 and<br/>Software Update 3 for the Intel Acceleration Stack for the<br/>Intel FPGA PAC N3000.</li> </ul>                                                                                                          |
| The PCIe* link between the PEX 8747 PCIe Switch and<br>the Intel Ethernet Conroller XL710 PCIe end point<br>downgrades to Gen1 width=0 and is unable to establish<br>a link.                                                                                                                                                                               | <ul> <li>The probability of encountering this issue is fairly low.<br/>However, you may observe this issue during warm reboot<br/>or AC power cycle testing.</li> <li>Workaround: Check the expected PCIe link speed and width<br/>between the PEX8747 PCIe Switch and the downstream<br/>Intel XL710. If one of the links reports Width x0, apply a<br/>card reset using rsu bmcing to recover.</li> <li>Status: This limitation is fixed in NVM Update 8.10<br/>(EtrackID = 0x8000a3e9) for PCIe Device 0D58.</li> </ul> |
| During the server power-down process, PCIe errors may<br>be reported between the PEX8747 PCIe ports and the<br>downstream Intel XL710 Ethernet Controllers. You may<br>observe this issue during warm server reboot and AC<br>Power Cycle stress testing. The observed errors are<br><b>Replay Num Rollover</b> and <b>Replay Timer Timeout</b><br>errors. | <ul> <li>The issue is intermittent with a very low probability of occurring. The issue is only observed during the power-down phase. During the power-up phase, these PCIe errors are not present.</li> <li>After confirming the errors during server power-down, if the PCIe errors cannot be masked, then system should ignore these errors.</li> <li>Workaround: None.</li> <li>Status: No planned fix.</li> </ul>                                                                                                      |
| Incorrect PLDM GetSensorReadings command response.                                                                                                                                                                                                                                                                                                         | <ul> <li>PLDM GetSensorReadings command response fields<br/>presentState and eventState are reported as "0x9"<br/>constantly indicating UpperCritical when the sensor is in a<br/>Normal state.</li> <li>Workaround: None</li> <li>Status: No planned fix.</li> </ul>                                                                                                                                                                                                                                                      |
| GetPDR command returns scaled value for criticalHigh<br>and fatalHigh fields.                                                                                                                                                                                                                                                                              | <ul> <li>In response to GetPDR PLDM message, the temperature thresholds are scaled by a factor of 2 in violation of th Platform Level Data Model (PLDM) for Platform Monitoring and Control Specification (Section 28.4 "Numeric Sensor PDR") which states for warningHigh, criticalHigh, and fatalHigh fields, the value is given directly in the specified units without the use of any conversion formula.</li> <li>Workaround: None</li> <li>Status: No planned fix.</li> </ul>                                        |
| MCTP Get Endpoint UUID command returns different<br>UUID after reboot card.                                                                                                                                                                                                                                                                                | <ul> <li>According to Management Component Transport Protocol<br/>(MCTP) Base Specification, a device UUID must never<br/>change ove the lifetime of the device.</li> <li>Workaround: None</li> <li>Status: No planned fix.</li> </ul>                                                                                                                                                                                                                                                                                     |



| Known Issue                                                                                                                                                                          | Details                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Issuing a PLDM GetPDR command with a requestCount of 0 reports PLDM_BASE_CODE_ERROR_INVALID_DATA.                                                                                    | <ul> <li>Issuing a PLDM GetPDR command with a requestCount of 0 report should report success according to the Platform Level Data Model (PLDM) for Platform Monitoring and Control Specification.</li> <li>Workaround: None</li> <li>Status: No planned fix.</li> </ul> |
| If you use the SetSensorThresholds command to set to<br>an unsupported threshold field value a<br>PLDM_BASE_CODE_ERROR_INVALID_DATA error is<br>returned.                            | <ul> <li>Setting a threshold value to an unsupported value must be ignored according to the Platform Level Data Model (PLDM) for Platform Monitoring and Control Specification.</li> <li>Workaround: None</li> <li>Status: No planned fix.</li> </ul>                   |
| PLDM GetSensorThreshold does not return the same value sent using the SetSensorThreshold command.                                                                                    | <ul> <li>Although the PLDM SetSensorThreshold sets the value correctly, the GetSensorThreshold reports the set _value-1.</li> <li>Workaround: None</li> <li>Status: No planned fix.</li> </ul>                                                                          |
| The GetPLDMVersion command reports success when<br>TransferOperationFlag = GetNextPart.                                                                                              | <ul><li>Workaround: None</li><li>Status: No planned fix.</li></ul>                                                                                                                                                                                                      |
| The PLDM command SetSensorThreshold reports<br>PLDM_BASE_CODE_SUCCESS if you attempt to set<br>thresholds for sensors 4 and 6 to 20 even though these<br>sensors cannot be modified. | <ul><li>Workaround: None</li><li>Status: No planned fix.</li></ul>                                                                                                                                                                                                      |
| The Intel MAX 10 BMC responds to MCTP<br>GetMessageTypeSupport with a value of 0x2.                                                                                                  | <ul> <li>Because the Intel MAX 10 BMC supports only one message type besides the MCTP control message type, the GetMessageTypeSupport is supposed to report a value of 0x1 instead of 0x2.</li> <li>Workaround: None</li> <li>Status: No planned fix.</li> </ul>        |





# **Component Information**

Ensure you review the reference materials for the following Intel FPGA PAC N3000 components.

#### **Broadcom\* PEX8747 PCIe Switch**

Intel performs PCIe compliance testing for the Intel FPGA PAC N3000. The following PCIe compliance tests are known to start in an invalid state when run on the Intel FPGA PAC N3000.

*Note:* None of the following PCIe compliance test failures affect the PCIe functionality or the Intel FPGA PAC functionality.

#### Table 4. PCIe Compliance Test Failures

| PCIe Compliance Test                                             | Test Failure Reference                                                                                                                                                                                                                     |
|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TD_1_42_ACS Extended Cap Structure Test                          | -                                                                                                                                                                                                                                          |
| TD_1_50 Slot Capabilities2, Control2, and Status2 Registers Test | -                                                                                                                                                                                                                                          |
| TD_2_7_Link Speed Test (2.5, 5.0, 8.0)                           | Broadcom* PEX 8749/48/47/33/32/25/24/23/17/16/13/12<br>Errata<br>Refer to <b>1.32</b> PEX 87xx Downstream Port Incorrectly Sets<br>Link Status Register's "Link Autonomous Bandwidth Status"<br>Bit for any Successful Speed Change Event. |
| TD_2_9 Software Requested Link Equalization Test (2.5, 5.0, 8.0) | Broadcom PEX 8749/48/47/33/32/25/24/23/17/16/13/12<br>Errata<br>Refer to <b>1.32</b> PEX 87xx Downstream Port Incorrectly Sets<br>Link Status Register's "Link Autonomous Bandwidth Status"<br>Bit for any Successful Speed Change Event.  |
| Preset Configuration Test                                        | Broadcom PEX 8749/48/47/33/32/25/24/23/17/16/13/12<br>Errata<br>Refer to <b>1.19</b> PEX 87xx Port Does Not Reject Illegal<br>Coefficients for the Specified Condition.                                                                    |
| Gen 1 Rx Test                                                    | -                                                                                                                                                                                                                                          |

#### **Related Information**

- PCI\*Express Architecture Configuration Space Test Specification Revision 3.0 For more information about specific PCIe compliance tests.
- PCI\*Express Architecture Link Layer and Transaction Layer Test Specification Revision 3.0

For more information about specific PCIe compliance tests.

## **Intel Ethernet Controller XL710**

| Limitation                                                                                                         | Details                                                                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| For packets below 160 bytes, there is a hardware packet processing limit for the entire device of ${\sim}37$ Mpps. | Refer to section Intel <sup>®</sup> Ethernet Controller X710/<br>XXV710/XL710 Throughput Limit in document:<br>Intel <sup>®</sup> Ethernet Controller X710/ XXV710/XL710<br>Specification Update. |
| The Intel XL710 Ethernet controller on the Intel FPGA PAC N3000 does not support Wake-On-LAN.                      | -                                                                                                                                                                                                 |





# **Supported Software**

The following software packages support the Intel FPGA PAC N3000. Ensure that you review the following references to comprehend any known issues.

#### Data Plane Development Kit (DPDK)

If you use the libraries contained in the Data Plane Development Kit, please refer to the version 19.08 release notes for latest information on features and known issues.

#### **Related Information**

DPDK v19.08 Release Notes

#### **Intel Network Adapter Drivers**

Intel provides drivers for the Intel Ethernet Controller XL710-BM2.

#### Table 5. Intel Ethernet Controller XL710-BM2 Driver Versions

| Driver                                                                                             | Version |
|----------------------------------------------------------------------------------------------------|---------|
| Intel Network Adapter Driver for PCIe 40 Gigabit Ethernet<br>Network Connections under Linux       | 2.9.21  |
| Intel Network Adapter Virtual Function Driver for Intel 40<br>Gigabit Ethernet Network Connections | 3.7.53  |

#### **Related Information**

- Network Adapter Driver for PCIe 40 Gigabit Ethernet Network Connections Under Linux Support Page
- Intel Network Adapter Virtual Function Driver for Intel 40 Gigabit Ethernet Network Connections Support Page





# **Revision History for Intel Acceleration Stack for Intel Xeon CPU** with FPGAs v1.1 Release Notes

| Document<br>Version | Changes                                                                                                                                                                                                    |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2021.07.01          | <ul> <li>Updated the issue list in section: <i>Known Issues</i>,</li> <li>Corrected the Bitstream ID in section: <i>Intel Acceleration Stack v1.1 for Intel FPGA PAC N3000 Reference Table</i>.</li> </ul> |
| 2019.11.25          | Initial Release.                                                                                                                                                                                           |





# **Appendix: Intel Provided FPGA Factory Image Packet Drop**

The FPGA factory image multiplexes all the Ethernet ports into one 512-bit (64 byte) bus. This bus has enough bandwidth to transport all the Ethernet ports when the packet size is a multiple of 64 bytes. When packet sizes are not multiples of 64 bytes, the last transfer of the packet on the bus carries the remainder of packet and the unused byte lanes do not carry valid data. For these packets, the bus does not have sufficient bandwidth to carry all traffic for some packet sizes. As a result of lack of bandwidth, the packet drops.

During internal tests, if all ports are active with fixed size packets that are not multiples of 64 bytes, some packet loss may occur. The worst case is 69-byte packets where the cyclic redundancy check (four bytes) is stripped off, resulting in 65 bytes transferred on the internal bus. This packet transfer takes two clock cycles. The first clock cycle transfers 64 bytes and the second clock cycle transfers one byte.

The following figure shows the predicted packet loss rate for the 2x2x25G and 4x25G network configurations when all the ports have 100% input capacity and same packet size.

Packet Drop Rate vs Packet Size



#### Figure 1. Predicted Packet Loss Rate for 2x2x25G and 4x25G Configurations

The following figure shows the predicted packet loss rate for the 8x10G network configuration when all the ports have 100% input capacity and same frame size. Packet loss only occurs for packet sizes between 69 bytes to 82 bytes.

Intel Corporation. All rights reserved. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. \*Other names and brands may be claimed as the property of others.

ISO 9001:2015 Registered



#### Figure 2. Predicted Packet Loss Rate for 8x10G Configuration

Packet Drop Rate vs Packet Size All the ports active with 100% input rate



